## RESEARCH GAP



• In the conventional two transistors and one capacitor (2T1C) pixel circuit shown in the figure-1, the brightness uniformity is always deteriorated by the variations in threshold voltage and mobility of the driving TFTs as well as the current-resistance (I-R) voltage drop in the power line.



Figure 1: Conventional 2T1C Pixel Circuit

- To overcome these weaknesses, many driving methods have been investigated. According to the diversity of input signal, the driving methods could be commonly divided into voltage programming and current programming.
- For voltage programming, in order to take all of the non-idealities (i.e., threshold, mobility, parasitic resistors, etc.) into account, a number of additional TFTs and capacitors are indispensable, which would lead to low aperture ratio (AR). problem.
- Moreover, for the reason that the TFTs usually work close to sub- threshold region during compensation period, threshold voltage sampling may consume most of the row time, which limits the display resolution.
- For current programming method, although it could effectively improve the display luminance uniformity, a long programming time is required for low data current (<100nA).
- In 2007, a hybrid driving method called current-biased voltage-programmed (CBVP) pixel circuit was proposed to achieve both the accurate compensation and short settling time. However, the complexity of its 5T2C structure results in a small AR.

We are trying to reduce the number of TFTs used in pixel driving circuit as it will improve the pixel aperture ratio, power efficiency, higher refreshing rates etc.



- The pixel circuit consisting of one driving TFT (Q5), four switching TFTs (Q1, Q2, Q3, Q4), two storage capacitors (C1, C2), one OLED. The OLED model consists of two junction diodes (D1, D2) and one capacitor (COLED) in parallel. VSCAN is the signal for selecting data input, VDATA refers to input data voltage and VREF refers to constant DC voltage.
- The operation phase of the proposed circuit is divided into three phases:
  - VTH (threshold voltage) detection phase
  - Data input phase
  - Emission phase



Figure 2: 5T-2C Pixel Circuit



## **Programmed Voltage input lines:**





### **Threshold voltage detection phase:**



- Vsel1, Vsel2 are high => Q1, Q2 and Q5 are turned ON
- Vsel3, Vdata, Vscan are low =>Q3 and Q4 are turned OFF.
- Q5 will be ON upto

$$\begin{split} &Vgs_{Q5} <= Vth_{Q5} \text{ (OFF Condition)} \\ &Va - V_c <= Vth_{Q5} \\ &V_c <= V_{ref} - Vth_{Q5} \\ &V_b <= V_{ref} - Vth_{Q5} \end{split}$$

Figure 3: V<sub>th</sub> detection phase for 5T-2C Pixel Circuit



### Data input phase:



Figure 4: Data input phase for 5T-2C Pixel Circuit

- Vsel1, Vsel2 and Vsel 3 -> Low
- Vscan and Vdata -> High
- Initially,

$$egin{aligned} V_{a} &= V_{ref} \ V_{b} &= V_{ref} - Vth_{Q5} \end{aligned}$$

• So, now the Q4 is ON, it will change upto Vdata

$$V_a = V_{data}$$
  
=  $V_b - (V_{ref} - Vth_{05}) + \frac{C1}{C1 + C2})(V_{data} - V_{ref})$ 

Voltage across the capacitor C1

$$\begin{split} V_{g} &= V_{a} - V_{b} \\ &= \left( -V_{ref} + Vth_{M5} - \frac{c_{1}}{c_{1} + c_{2}} \left( V_{data} - V_{ref} \right) \\ &= Vth_{M5} + \frac{c_{1}}{c_{1} + c_{2}} \left( V_{data} - V_{ref} \right) \end{split}$$



### **Emission phase:**



$$I = \frac{\frac{\mu_n^C_{ox}}{2}}{\frac{W}{L}} (Vgs_{Q5} - Vth)^2$$

$$= \frac{\frac{K}{2}}{((V_{data} - V_{ref})(\frac{C1}{C1 + C2}) + Vth_{Q5} - Vth)}^2$$

$$= \frac{\frac{K}{2}}{((V_{data} - V_{ref})(\frac{C1}{C1 + C2}))^2}$$

Figure 5: Emission phase for 5T-2C Pixel Circuit









### **RESULTS:**







Figure 6: Proposed 4T-2C Pixel Circuit

#### **CHANGES MADE:**

- Removed Q<sub>4</sub> (1 Transistor was less).
- Here V'<sub>ref</sub> was initially v<sub>ref</sub> at the time of v<sub>th</sub> detection phase and v<sub>data</sub> at data input phase.
- Here V<sub>ref</sub> was DC voltage in previous circuit but it was not present in 2 and 3 stage, so we make it pulse instead of DC voltage.



## **Programmed Voltage input lines:**





### **Threshold voltage detection phase:**



Figure 7: V<sub>th</sub> detection phase for 4T-2C Pixel Circuit

Here Q5 will be ON upto

$$V_a - V_b > Vth_{05}$$

- Node A will be Vref
- Until Q5 will ON the node C will charge upto somewhat until it was OFF

$$\begin{split} &Vgs_{Q5} <= Vth_{Q5} \text{ (OFF Condition)} \\ &Va - V_c <= Vth_{Q5} \\ &V_c <= V_{ref} - Vth_{Q5} \\ &V_b <= V_{ref} - Vth_{Q5} \end{split}$$



Data input phase:



Initial Conditions

$$egin{aligned} V_{a} &= V_{ref} \ V_{b} &= V_{ref} - Vth_{Q5} \end{aligned}$$

- Now Q1 was still ON
- Node A it will charge upto Vdata

$$\begin{split} \boldsymbol{V}_{a} &= \boldsymbol{V}_{data} \\ \boldsymbol{V}_{b} &= (\boldsymbol{V}_{ref} - \boldsymbol{V}t\boldsymbol{h}_{Q5}) \, + \, (\frac{c1}{c1+c2})(\boldsymbol{V}_{data} - \boldsymbol{V}_{ref}) \end{split}$$

Figure 8: Data input phase for 4T-2C Pixel Circuit



### **Emission phase:**



$$\begin{split} I &= \frac{\mu_{n}^{C}_{ox}}{2} \frac{W}{L} (V_{a} - V_{b} - Vth_{Q5})^{2} \\ &= \frac{K}{2} ((V_{data} - V_{ref} + Vth_{Q5}) - (V_{data} - V_{ref}) (\frac{C1}{C1 + C2}) - Vth_{Q5})^{2} \\ &= \frac{K}{2} ((V_{data} - V_{ref}) (\frac{C1}{C1 + C2}))^{2} \end{split}$$



### **RESULTS:**





### **RESULTS:**

